A Reconfigurable Decoder Architecture for Wireless LAN and Cellular Systems

Files in this item

Files Size Format View
Cha2001Apr2AReconfigu.PDF 425.3Kb application/pdf Thumbnail

Show full item record

Item Metadata

Title: A Reconfigurable Decoder Architecture for Wireless LAN and Cellular Systems
Author: Chadha, Kanu
Type: Thesis
Keywords: Wireless Local Area Network (WLAN); Wideband Code Division Multiple Access (WCDMA)
Citation: K. Chadha, "A Reconfigurable Decoder Architecture for Wireless LAN and Cellular Systems," Masters Thesis, 2001.
Abstract: The rapid growth of wireless communications has led to the demand for communication devices which can support multiple standards and have the capability of switching from one to another on-the-fly. For instance, a device which could support the Wireless Local Area Network (WLAN) and Wideband Code Division Multiple Access (WCDMA) standards would enable seamless communications in the indoor LAN network as well as the outdoor cellular environment. A key challenge involved in the building of such a communications device is the design of a flexible hardware architecture that can dynamically reconfigure itself to run different algorithms as required to support the different standards. In particular, the Viterbi decoding algorithm is used at the receiver of both WCDMA and WLAN systems to decode the convolutionally encoded data. The difference lies in the encoding parameters such as the constraint length, code rate and generator polynomials. In this thesis, we propose an architecture for a reconfigurable Viterbi decoder that can dynamically adapt to changes in the encoding parameters. The proposed architecture is implemented on a Field Programmable Gate Array (FPGA) device. The proposed architecture can be used to realize a Viterbi decoder which can support constraint lengths from 3 to 9 and rates 1/2 and 1/3.
Date Published: 2001-04-01

This item appears in the following Collection(s)

  • ECE Publications [1048 items]
    Publications by Rice University Electrical and Computer Engineering faculty and graduate students